## BHADRAK ENGINEERING SCHOOL & TECHNOLOGY (BEST), ASURALI, BHADRAK MICRO PROCESSOR & MICRO COINTROLLER (Th- 03) CHAPTER WISE DISTRIBUTION OF PERIODS & EXPECTED MARKS | SI<br>No. | Chapter | Topics | Periods as<br>per<br>Syllabus | Periods<br>actually<br>needed | Expected<br>marks<br>Covered<br>Chapter wise | |-----------|---------|-------------------------------------------------------------------|-------------------------------|-------------------------------|----------------------------------------------| | 1 | 01 | Microprocessor(Architecture and Programming-8 bit-8085) | 15 | 13 | 20 | | 2 | 02 | Instruction Set and<br>Assembly Language<br>Programming(8 bit) | 15 | 12 | 15 | | 3 | 03 | TIMING DIAGRAMS | 07 | 06 | 20 | | 4 | 04 | Microprocessor Based System<br>Development<br>Aids | 11 | 10 | 15 | | 5 | 05 | Microprocessor (Architecture<br>and Programming- 16 bit-<br>8086) | 12 | 11 | 15 | | 6 | 06 | Microcontroller (Architecture and Programming-8bit) | 15 | 14 | 15 | | | TOTAL | | 75 | 66 | 100 | Sign of Lect. Sign of HOD. Sign of AIC Sign of Vice Principal ## **LESSON PLAN** | Discipline: Computer Sc. Engineering./E&TC Engg. | Semester: Forth (4) | Name of the Faculty:<br>Er Biswaranjan Nayak | | | |--------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Subject: Microprocessor & Microcontroller | No. of days/week<br>class allotted:<br>Six (6) | Semester from Date: 16.02.23 to Date: 23.05.23 No. of Weeks: 15 | | | | WEEK | CLASS DAY | THEORY TOPICS | | | | | 1 <sup>st</sup> | Chapter-1 Microprocessor (Architecture and Programming-8 bit-8085) Introduction to Microprocessor and Microcomputer | | | | | 2 <sup>nd</sup> | Distinguish between Microprocessor and Microcomputer. | | | | st<br>1 | 3 <sup>rd</sup> | Concept of Address bus, data bus, control bus & System Bus | | | | | 4 <sup>th</sup> | General Bus structure Block diagram. | | | | | 5 <sup>th</sup> | Basic Architecture of 8085 (8 bit) Microprocessor | | | | | 6 <sup>th</sup> | Basic Architecture of 8085 (8 bit) Microprocessor | | | | | 1 <sup>st</sup> | Signal Description (Pin diagram) of 8085 Microprocessor | | | | | 2 <sup>nd</sup> | Register Organizations, Distinguish between SPR & GPR | | | | nd | 3 <sup>rd</sup> | Timing & Control Module, | | | | 2 | 4 <sup>th</sup> | Stack, Stack pointer & Stack top. | | | | | 5 <sup>th</sup> | Interrupts:-8085 Interrupts, | | | | | 6 <sup>th</sup> | Masking of Interrupt(SIM,RIM) | | | | | 1 <sup>st</sup> | Possible Question Answer Discussion | | | | | 2 <sup>nd</sup> | Chapter-2 Instruction Set and Assembly Language Programming (8 bit) Addressing data & Differentiate between one-byte, two-byte & three-byte instructions with examples. | | | | 3 rd | 3 <sup>rd</sup> | Addressing modes in instructions with suitable examples. | | | | | 4 <sup>th</sup> | Instruction Set of 8085-Data Transfer instruction set. | | | | | 5 <sup>th</sup> | Arithmetic Instruction set, Branching instruction | | | | | 6 <sup>th</sup> | Logical instruction set, Stack& I/O , Machine Control instruction | | | | | 1 st | Simple Assembly Language Programming of 8085-<br>Simple Addition of two 8 bit numbers, Subtraction of two 8<br>bit numbers. | | |-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 2 <sup>nd</sup> | Logic Operations (AND, OR operation.) Complement:- 1's & 2's complement & Masking of bits | | | 4 <sup>th</sup> | 3 <sup>rd</sup> | Counters & Time delay (Single Register, Register Pair, Morthan Two Register) | | | | 4 <sup>th</sup> | Looping, Counting & Indexing (Call/JMP etc.). | | | | 5 <sup>th</sup> | Stack & Subroutines programs. Code conversion, BCD Arithmetic16 Bit, Data Operation, Block Transfer. | | | | 6 <sup>th</sup> | Monthly Test | | | | 1 <sup>st</sup> | Program to Compare between two numbers using 8085 MP. | | | | 2 <sup>nd</sup> | Array Handling (Largest number & smallest number in the array), Memory & I/O Addressing | | | | 3 <sup>rd</sup> | Possible Question Answer Discussion | | | 5 <sup>th</sup> | 4 <sup>th</sup> | Chapter-3 Timing diagrams Define opcode, operand, T-State, Fetch cycle, Machine Cycle, Instruction cycle & discuss the concept of timing diagram. | | | | 5 <sup>th</sup> | Draw timing diagram for memory read, memory write Machine cycle | | | | 6 <sup>th</sup> | Draw timing diagram for I/O read, I/O write machine cycle. | | | | 1 <sup>st</sup> | Draw timing diagram for I/O read, I/O write machine cycle. | | | | 2 <sup>nd</sup> | Draw a neat sketch for the timing diagram for 8085 instruction (MOV instruction). | | | th | 3 <sup>rd</sup> | Draw a neat sketch for the timing diagram for MVI, LDA instruction) Using 8085 MP. | | | 6 | 4 <sup>th</sup> | Possible Question Answer Discussion | | | | 5 <sup>th</sup> | Chapter 4.0 Microprocessor based system development aids. Concept of interfacing | | | | 6 <sup>th</sup> | Define Mapping & Data transfer mechanisms - Memory mapping & I/O Mapping. | | | | 1 <sup>st</sup> | Concept of Memory Interfacing:- Interfacing EPROM & RAM Memories. | | | | 2 <sup>nd</sup> | Monthly Test | | | 7 <sup>th</sup> | 3 <sup>rd</sup> | Concept of Address decoding for I/O devices | | | | 4 <sup>th</sup> | Programmable Peripheral Interface: 8255. | | | | 5 <sup>th</sup> | ADC & DAC with Interfacing. | | | | J | | | | | 6 <sup>th</sup> | Interfacing Seven Segment Displays | | |------------------|-----------------|---------------------------------------------------------------------------------------------------------------------|--| | | 1 <sup>st</sup> | Generate square waves on all lines of 8255 | | | | 2 <sup>nd</sup> | Design Interface a traffic light control system using 8255. | | | | 3 <sup>rd</sup> | Design interface for stepper motor control using 8255. | | | 8 <sup>th</sup> | 4 <sup>th</sup> | Possible Question Answer Discussion | | | | 5 <sup>th</sup> | Chapter 5.0 Microprocessor (architecture and programming- 16 bit-8086) Register Organization of 8086. | | | | 6 <sup>th</sup> | Internal architecture of 8086 | | | | 1 <sup>st</sup> | Signal Description of 8086 | | | | 2 <sup>nd</sup> | General Bus Operation& Physical Memory Organization | | | | 3 <sup>rd</sup> | Minimum Mode &Timings, | | | 9 <sup>th</sup> | 4 <sup>th</sup> | Maximum Mode &Timings, | | | | 5 <sup>th</sup> | Interrupts and Interrupt Service Routines, Interrupt Cycle. | | | | 6 <sup>th</sup> | Non-Mask able Interrupt, Mask able Interrupt | | | | 1 <sup>st</sup> | 8086 Instruction Set & Programming: Addressing Modes of 8086 MP. | | | | 2 <sup>nd</sup> | Instruction Set, Assembler Directives and Operators, | | | | 3 <sup>rd</sup> | Monthly Test | | | 10 <sup>th</sup> | 4 <sup>th</sup> | Simple Assembly language programming using 8086 instructions | | | | 5 <sup>th</sup> | Possible Question Answer Discussion | | | | 6 <sup>th</sup> | Chapter 06 Microcontroller (architecture and programming-8bit) Distinguish between Microprocessor & Microcontroller | | | | st<br>1 | 8 bit & 16 bit microcontroller | | | | nd<br>2 | CISC & RISC processor | | | th<br>11 | rd<br>3 | Architecture of 8051Microcontroller | | | | 4 <sup>th</sup> | Signal Description of 8051Microcontrollers | | | | 5 <sup>th</sup> | Memory Organization-RAM structure, SFR | | | | 6 <sup>th</sup> | Registers,timers,interruptsof8051Microcontrollers | | |------------------|-----------------|---------------------------------------------------------------------------|--| | | 1 <sup>st</sup> | Addressing Modes of 8051 | | | | 2 <sup>nd</sup> | Simple 8051 Assembly Language Programming Arithmetic& Logic Instructions. | | | 12 | 3 <sup>rd</sup> | JUMP, LOOP, CALL Instructions, I/O Port Programming. | | | 12 | 4 <sup>th</sup> | Interrupts, Timer & Counters | | | | 5 <sup>th</sup> | Serial Communication | | | | 6 <sup>th</sup> | Microcontroller Interrupts and Interfacing to 8255 | | | | 1 <sup>st</sup> | Monthly Test | | | | 2 <sup>nd</sup> | Possible Question Answer Discussion | | | th | 3 <sup>rd</sup> | Review Class for Chapter No 01 | | | 13 | 4 <sup>th</sup> | Review Class for Chapter No 02 | | | | 5 <sup>th</sup> | Review Class for Chapter No 02 | | | | 6 <sup>th</sup> | Review Class for Chapter No 02 | | | | 1 <sup>st</sup> | Review Class for Chapter No 03 | | | | 2 <sup>nd</sup> | Review Class for Chapter No 03 | | | th | 3 <sup>rd</sup> | Review Class for Chapter No 03 | | | 14 | 4 <sup>th</sup> | Review Class for Chapter No 04 | | | | 5 <sup>th</sup> | Review Class for Chapter No 05 | | | | 6 <sup>th</sup> | Review Class for Chapter No 06 | | | | st<br>1 | Review Class for Chapter No 06 | | | | 2 <sup>nd</sup> | Previous Year (S- 22) Question Answer Discussion | | | th | 3 rd | Previous Year (S- 22) Question Answer Discussion | | | 15 <sup>th</sup> | 4 <sup>th</sup> | Previous Year (S- 21) Question Answer Discussion | | | | 5 <sup>th</sup> | Previous Year (S- 21) Question Answer Discussion | | | | 6 <sup>th</sup> | Previous Year (S- 21) Question Answer Discussion | |